微分非线性
积分非线性
差错
位(键)
CMOS芯片
修边
数模转换器
电压
12位
校准
物理
电子工程
最低有效位
16位
模具(集成电路)
电气工程
计算机科学
工程类
转换器
计算机网络
量子力学
操作系统
作者
J. Bastos,Augusto M. Marques,Michiel Steyaert,Willy Sansen
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1998-12-01
卷期号:33 (12): 1959-1969
被引量:298
摘要
A 12-bit intrinsic accuracy digital-to-analog (D/A) converter integrated in a standard digital 0.5 /spl mu/m CMOS technology is presented. It is based on a current steering doubly segmented 6+2+4 architecture and requires no calibration, no trimming, or dynamic averaging. The differential nonlinearity (DNL) and integral nonlinearity (INL) are 0.3 and 0.6 least significant bits (LSB's), respectively. The measured glitch energy is 1.9 pV.s. For a 12-bit resolution, the converter reaches an update rate of 300 MS/s. By reducing the voltage supply of the latches to 2.0 V, the glitch energy is reduced to sub-pV.s, and the update rate reaches 500 MS/s, for a resolution of 8 bits. The worst case power consumption is 320 mW, and it operates from a single 3.3 V voltage supply. The die area is 3.2 mm/sup 2/.
科研通智能强力驱动
Strongly Powered by AbleSci AI