CMOS芯片
比较器
无杂散动态范围
抖动
收发机
基带
有效位数
电子工程
计算机科学
线性
逐次逼近ADC
电气工程
工程类
电压
作者
Kush Gulati,M. Peng,A. Pulincherry,Carlos E. Muñoz,M. Lugin,A.R. Bugeja,J. Li,Anantha P. Chandrakasan
标识
DOI:10.1109/cicc.2005.1568719
摘要
The 180MSPS, 13b CMOS pipelined ADC of a transceiver is implemented without a dedicated track-and-hold stage and utilizes a front-end 2.5b stage with matched MDAC/comparator tracking circuits. The ADC demonstrates ENOB of 10.6b at 15MHz and 9.7b at 100MHz. It employs a low-jitter delay-lock loop for its phasing. The dual I/Q 12b 180MSPS DACs show over 62dB SFDR over the Nyquist band by utilizing a dynamic linearity enhancing architecture.
科研通智能强力驱动
Strongly Powered by AbleSci AI