三元运算
记忆电阻器
XNOR门
逻辑门
CMOS芯片
与非门
计算机科学
和或反转
材料科学
电子工程
与非门逻辑
逻辑综合
逻辑族
算法
工程类
程序设计语言
作者
Xiaoyuan Wang,Pengfei Zhou,Jason K. Eshraghian,Chih-Yang Lin,Herbert Ho‐Ching Iu,Ting‐Chang Chang,Sung-Mo Kang
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2020-10-06
卷期号:68 (1): 264-274
被引量:62
标识
DOI:10.1109/tcsi.2020.3027693
摘要
This paper presents the first experimental demonstration of a ternary memristor-CMOS logic family. We systematically design, simulate and experimentally verify the primitive logic functions: the ternary AND, OR and NOT gates. These are then used to build combinational ternary NAND, NOR, XOR and XNOR gates, as well as data handling ternary MAX and MIN gates. Our simulations are performed using a 50-nm process which are verified with in-house fabricated indium-tin-oxide memristors, optimized for fast switching, high transconductance, and low current leakage. We obtain close to an order of magnitude improvement in data density over conventional CMOS logic, and a reduction of switching speed by a factor of 13 over prior state-of-the-art ternary memristor results. We anticipate extensions of this work can realize practical implementation where high data density is of critical importance.
科研通智能强力驱动
Strongly Powered by AbleSci AI