德拉姆
泄漏(经济)
存水弯(水管)
数据保留
动态随机存取存储器
计算机科学
晶体管
栅氧化层
保留时间
光电子学
接口(物质)
电气工程
电子工程
材料科学
嵌入式系统
工程类
计算机硬件
半导体存储器
并行计算
化学
电压
色谱法
环境工程
经济
宏观经济学
气泡
最大气泡压力法
作者
Yumeng Sun,Xiang Liu,Noakim Wang,Jongsung Jeon,Blacksmith Wu,Kanyu Cao
出处
期刊:2021 IEEE 4th International Conference on Electronics Technology (ICET)
日期:2021-05-07
被引量:3
标识
DOI:10.1109/icet51757.2021.9451059
摘要
As DRAM chips are scaling down, the reduction of retention time and reliability issue are getting more and more crucial. Through 3D TCAD simulations, the trap location and type effects on the access transistor leakage and reliability have been studied. The results indicate that different trap locations can induce opposite passing gate effects, and the GOX/Si interface traps are more important than STI/Si interface traps for suppressing the passing world line effects. Besides, the STI/Si interface traps will result in a coupling between passing word line effects and variable retention time(VRT) failure, which will make it difficult to capture and repair the VRT fail bits. Finally, some test methods have been suggested to capture more VRT cell to improve yield. This study has illustrated the correlation between the trap position and different failure model. It will guide manufactures to check the STI or gate oxide process according to the issues they faced.
科研通智能强力驱动
Strongly Powered by AbleSci AI