FPGA-based Multi-Phase Shift-Clock Fast-Counter Time-to-Digital Converter for Extremely-Large Number of Channels

现场可编程门阵列 时间数字转换器 计算机科学 锁相环 计算机硬件 电子工程 抖动 时钟信号 工程类 电信
作者
N. Lusardi,S. Salgaro,F. Garzetti,N. Corna,G. Ticozzi,A. Geraci
标识
DOI:10.1109/nss/mic42677.2020.9507865
摘要

In nuclear physics time-resolved experiments, the improvement in temporal resolution of detectors from nanoseconds to hundreds of picoseconds, and the increasing of the number of channels required in the applications move the research through the design of Time-to-Digital Converter addressable to programmable logic device, i.e. Field-Programmable Gate Array(FPGA) and System-on-Chip (SoC). In this contribution, we present the implementation strategy of a resource-saving, multi-phase Shift-Clock Fast-Counter (SCFC) Time-to-Digital Converter (TDC) designed to be implemented on FPGA. The SCFC-TDC has been designed to guarantee hundreds of picoseconds resolution over a microseconds full-scalerange (FSR) with hundreds of channels. In order to reach high-resolution over a so extended FSR Nutt-Interpolation is used, i.e.merging a coarse with a fine component of the measure. The coarse part is obtained by sampling counter at maximum 400MHz, whereas the fine part is obtained simply reading the phase of shifted clocks, generated by a Phase-Locked Loop (PLL). The kernel of the SCFC is made by T flip-flops used to obtain simple 1-bit counters that work in synergy to produce the fine part ofthe measure. The advantage of the SCFC-TDC with respect to a Tapped Delay-Line one, is the low area consumption, which hundredsof channels implemented in the same FPGA. Furthermore, the proposed SCFC architecture is not based on delayed datasampling method, so it is completely synchronous. This avoids the use of the constraint file set in placing critical parts of the firmware. We have designed the SCFC-TDC as an IP-Core compatible to the last generation of 28-nm Xilinx 7-Series FPGAs and SoCs. Furthermore, we have tested the proposed solution in two economic and compact FPGA targets: the Artix 200T and 35T. We have achieved a resolution up to 156.25 ps, using only 249LUT and 440 FF per channel. This guarantees to have almost100 channels on a single device.
最长约 10秒,即可获得该文献文件

科研通智能强力驱动
Strongly Powered by AbleSci AI
更新
PDF的下载单位、IP信息已删除 (2025-6-4)

科研通是完全免费的文献互助平台,具备全网最快的应助速度,最高的求助完成率。 对每一个文献求助,科研通都将尽心尽力,给求助人一个满意的交代。
实时播报
量子星尘发布了新的文献求助10
2秒前
ZZ发布了新的文献求助10
2秒前
草莓熊发布了新的文献求助10
4秒前
5秒前
Jasper应助国家栋梁采纳,获得10
6秒前
yyy关注了科研通微信公众号
6秒前
kk完成签到,获得积分10
6秒前
SYLH应助苏醒的记忆采纳,获得20
7秒前
诺曼完成签到,获得积分20
8秒前
8秒前
9秒前
ZHEN发布了新的文献求助10
12秒前
Yu完成签到,获得积分20
12秒前
江洋大盗发布了新的文献求助10
12秒前
13秒前
852应助chen采纳,获得10
14秒前
华仔应助刻苦的如霜采纳,获得10
15秒前
16秒前
18秒前
小龙完成签到,获得积分10
18秒前
吕小布发布了新的文献求助10
21秒前
机灵白桃发布了新的文献求助10
21秒前
23秒前
啦啦咔嘞完成签到,获得积分10
24秒前
24秒前
25秒前
26秒前
充电宝应助默默的棒棒糖采纳,获得10
27秒前
pterion完成签到,获得积分10
27秒前
大模型应助科研通管家采纳,获得10
27秒前
27秒前
李爱国应助科研通管家采纳,获得10
27秒前
小二郎应助科研通管家采纳,获得10
28秒前
隐形曼青应助科研通管家采纳,获得30
28秒前
烟花应助科研通管家采纳,获得10
28秒前
科研通AI2S应助科研通管家采纳,获得10
28秒前
Liu应助科研通管家采纳,获得10
28秒前
完美世界应助会飞的蜗牛采纳,获得10
28秒前
Orange应助科研通管家采纳,获得10
28秒前
科目三应助科研通管家采纳,获得30
28秒前
高分求助中
Picture Books with Same-sex Parented Families: Unintentional Censorship 1000
A new approach to the extrapolation of accelerated life test data 1000
ACSM’s Guidelines for Exercise Testing and Prescription, 12th edition 500
Nucleophilic substitution in azasydnone-modified dinitroanisoles 500
Indomethacinのヒトにおける経皮吸収 400
Phylogenetic study of the order Polydesmida (Myriapoda: Diplopoda) 370
基于可调谐半导体激光吸收光谱技术泄漏气体检测系统的研究 310
热门求助领域 (近24小时)
化学 材料科学 医学 生物 工程类 有机化学 生物化学 物理 内科学 纳米技术 计算机科学 化学工程 复合材料 遗传学 基因 物理化学 催化作用 冶金 细胞生物学 免疫学
热门帖子
关注 科研通微信公众号,转发送积分 3979719
求助须知:如何正确求助?哪些是违规求助? 3523746
关于积分的说明 11218449
捐赠科研通 3261224
什么是DOI,文献DOI怎么找? 1800495
邀请新用户注册赠送积分活动 879113
科研通“疑难数据库(出版商)”最低求助积分说明 807182