FPGA-based Multi-Phase Shift-Clock Fast-Counter Time-to-Digital Converter for Extremely-Large Number of Channels

现场可编程门阵列 时间数字转换器 计算机科学 锁相环 计算机硬件 电子工程 抖动 时钟信号 工程类 电信
作者
N. Lusardi,S. Salgaro,F. Garzetti,N. Corna,G. Ticozzi,A. Geraci
标识
DOI:10.1109/nss/mic42677.2020.9507865
摘要

In nuclear physics time-resolved experiments, the improvement in temporal resolution of detectors from nanoseconds to hundreds of picoseconds, and the increasing of the number of channels required in the applications move the research through the design of Time-to-Digital Converter addressable to programmable logic device, i.e. Field-Programmable Gate Array(FPGA) and System-on-Chip (SoC). In this contribution, we present the implementation strategy of a resource-saving, multi-phase Shift-Clock Fast-Counter (SCFC) Time-to-Digital Converter (TDC) designed to be implemented on FPGA. The SCFC-TDC has been designed to guarantee hundreds of picoseconds resolution over a microseconds full-scalerange (FSR) with hundreds of channels. In order to reach high-resolution over a so extended FSR Nutt-Interpolation is used, i.e.merging a coarse with a fine component of the measure. The coarse part is obtained by sampling counter at maximum 400MHz, whereas the fine part is obtained simply reading the phase of shifted clocks, generated by a Phase-Locked Loop (PLL). The kernel of the SCFC is made by T flip-flops used to obtain simple 1-bit counters that work in synergy to produce the fine part ofthe measure. The advantage of the SCFC-TDC with respect to a Tapped Delay-Line one, is the low area consumption, which hundredsof channels implemented in the same FPGA. Furthermore, the proposed SCFC architecture is not based on delayed datasampling method, so it is completely synchronous. This avoids the use of the constraint file set in placing critical parts of the firmware. We have designed the SCFC-TDC as an IP-Core compatible to the last generation of 28-nm Xilinx 7-Series FPGAs and SoCs. Furthermore, we have tested the proposed solution in two economic and compact FPGA targets: the Artix 200T and 35T. We have achieved a resolution up to 156.25 ps, using only 249LUT and 440 FF per channel. This guarantees to have almost100 channels on a single device.
最长约 10秒,即可获得该文献文件

科研通智能强力驱动
Strongly Powered by AbleSci AI
更新
PDF的下载单位、IP信息已删除 (2025-6-4)

科研通是完全免费的文献互助平台,具备全网最快的应助速度,最高的求助完成率。 对每一个文献求助,科研通都将尽心尽力,给求助人一个满意的交代。
实时播报
科研通AI6应助诗琪采纳,获得10
刚刚
瓦剌留学生完成签到 ,获得积分10
刚刚
Juany发布了新的文献求助10
1秒前
1秒前
烂漫的语海完成签到 ,获得积分10
1秒前
2秒前
火星上誉完成签到 ,获得积分10
2秒前
2秒前
幸福镜子完成签到,获得积分10
2秒前
3秒前
3秒前
Miya_han发布了新的文献求助10
3秒前
彪壮的草莓完成签到 ,获得积分10
4秒前
先先发布了新的文献求助30
4秒前
5秒前
晴晴完成签到,获得积分10
5秒前
123完成签到,获得积分10
5秒前
小白发布了新的文献求助10
6秒前
朔月发布了新的文献求助10
7秒前
duankaidi关注了科研通微信公众号
7秒前
炙热的小刺猬完成签到,获得积分10
7秒前
LIU230907完成签到,获得积分10
7秒前
Akim应助李牧采纳,获得10
7秒前
福瑞灯完成签到,获得积分10
8秒前
研友_VZG7GZ应助枣子枣子枣采纳,获得10
8秒前
8秒前
粗心的浩然关注了科研通微信公众号
8秒前
8秒前
8秒前
10秒前
10秒前
11秒前
从心发布了新的文献求助10
11秒前
共享精神应助就吃汉堡采纳,获得10
11秒前
yl发布了新的文献求助10
11秒前
Hello应助爬不起来采纳,获得10
12秒前
婉腾完成签到,获得积分10
12秒前
13秒前
逗逗完成签到,获得积分10
14秒前
now发布了新的文献求助10
14秒前
高分求助中
(应助此贴封号)【重要!!请各用户(尤其是新用户)详细阅读】【科研通的精品贴汇总】 10000
计划经济时代的工厂管理与工人状况(1949-1966)——以郑州市国营工厂为例 500
INQUIRY-BASED PEDAGOGY TO SUPPORT STEM LEARNING AND 21ST CENTURY SKILLS: PREPARING NEW TEACHERS TO IMPLEMENT PROJECT AND PROBLEM-BASED LEARNING 500
The Pedagogical Leadership in the Early Years (PLEY) Quality Rating Scale 410
Why America Can't Retrench (And How it Might) 400
Guidelines for Characterization of Gas Turbine Engine Total-Pressure, Planar-Wave, and Total-Temperature Inlet-Flow Distortion 300
Stackable Smart Footwear Rack Using Infrared Sensor 300
热门求助领域 (近24小时)
化学 材料科学 医学 生物 工程类 有机化学 生物化学 物理 纳米技术 计算机科学 内科学 化学工程 复合材料 物理化学 基因 催化作用 遗传学 冶金 电极 光电子学
热门帖子
关注 科研通微信公众号,转发送积分 4604366
求助须知:如何正确求助?哪些是违规求助? 4012767
关于积分的说明 12424858
捐赠科研通 3693390
什么是DOI,文献DOI怎么找? 2036274
邀请新用户注册赠送积分活动 1069311
科研通“疑难数据库(出版商)”最低求助积分说明 953835