比较器
逐次逼近ADC
CMOS芯片
异步通信
比较器应用
计算机科学
电子工程
电气工程
电压
工程类
电信
作者
Liang Xie,Xuefeng Han,Haichao Zhang,Xiangliang Jin
标识
DOI:10.1109/icicm48536.2019.8977183
摘要
this paper presents a 12bit 16MS/s asynchronous successive approximation register analog-to-digital converter (SAR ADC) with a speed-enhanced comparator and true single-phase-clock (TSPC) latch. An additional positive feedback loop is applied to the comparator to increase the comparator speed. Moreover, the use of TSPC latch reduces the load on the comparator and decreases the delay of the SAR LOGIC to the DAC. This paper also introduces a method of implementing a variable delay unit. The proposed ADC was simulated in SMIC one-poly-eight-metal (1P8M) 130nm CMOS technology. At a 3.3V supply, the ADC achieves an SNDR of 70.8dB and consumes 4.95mW. The peak DNL error is +0.25/-0.25LSB, and the peak INL is +1.1/ -0.8LSB.
科研通智能强力驱动
Strongly Powered by AbleSci AI