脉冲宽度调制
计算机科学
相(物质)
同步电路
脉搏(音乐)
电子工程
物理
时钟信号
抖动
电压
电信
量子力学
探测器
工程类
作者
S.K. Binu Siva Singh,K.V. Karthikeyan
出处
期刊:International Journal of High Performance Systems Architecture
[Inderscience Enterprises Ltd.]
日期:2023-01-01
卷期号:11 (3): 148-148
被引量:1
标识
DOI:10.1504/ijhpsa.2023.130225
摘要
Some of the advantages of the DC-DC converter digital control, such as programmability and improved control algorithms, have made it more popular in modern times. As a significant part of digital control, digital pulse width modulator (DPWM) is designed to fulfill number of requirements for high efficiency. The existing DPWM framework is implemented with high resolution along high switching frequency, but mandatory counter clock frequency is higher. To manipulate this drawback, the hybrid DPWM architecture is proposed that consolidates reversible synchronous sequential counter (RSSC) and synchronous phase-shifted circuit (SPS). The RSSC is employed to count trigger signal at each clock period. Whereas, SPS circuit is employed to select the clock by the quadrant phase-shifted clocks. The coding is activated in Verilog and the proposed RSSC design is synthesised utilising Xilinx ISE.
科研通智能强力驱动
Strongly Powered by AbleSci AI