建设性的
晶体管
电子线路
非线性系统
模拟电子学
材料科学
电子工程
计算机科学
光电子学
电气工程
工程类
物理
电压
量子力学
过程(计算)
操作系统
作者
Arvind K. Sharma,Meghna Madhusudan,Steven M. Burns,Soner Yaldiz,Parijat Mukherjee,Ramesh Harjani,Sachin S. Sapatnekar
标识
DOI:10.1109/tcad.2024.3402988
摘要
The design of active array structures in analog circuits requires careful matching to minimize the impact of variations. This work presents a constructive approach for building these arrays to directly incorporate shifts due to process variations, considering systematic first-order and second order gradients; to account for systematic layout effects, including parasitic mismatch and layout-dependent effects due to stress; and to ensure that the resulting layout delivers high performance. The proposed algorithms are targeted to FinFET technologies and are validated for multiple analog blocks in a commercial 12nm FinFET process. The layouts generated by the proposed method are demonstrated to provide better matching and performance than prior methods.
科研通智能强力驱动
Strongly Powered by AbleSci AI