德拉姆
计算机科学
建筑
电容
计算机硬件
兆位
内存体系结构
通用存储器
数组数据结构
延迟时间
并行计算
计算机体系结构
内存控制器
半导体存储器
计算机存储器
交错存储器
物理
电信
电极
艺术
视觉艺术
量子力学
程序设计语言
作者
Tetsuo Endoh,K. Shinmei,Hiroshi Sakuraba,F. Masuoka
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1999-04-01
卷期号:34 (4): 476-483
被引量:17
摘要
In this paper, a three-dimensional (3-D) memory array architecture is proposed. This new architecture is realized by stacking several cells in series vertically on each cell located in a two-dimensional array matrix. Therefore, this memory array architecture has a conventional horizontal row and column address and new vertical row address. The total bit-line capacitance of this proposed architecture's DRAM is suppressed to 37% of normal DRAM when one bit-line has 1-Kbit cells and the same design rules are used. Moreover, an array area of 1-Mbit DRAM using the proposed architecture is reduced to 11.5% of normal DRAM using the same design rules. This proposed architecture's DRAM can realize small bit-line capacitance and small array area simultaneously. Therefore, this proposed 3-D memory array architecture is suitable for future ultrahigh-density DRAM.
科研通智能强力驱动
Strongly Powered by AbleSci AI