自动测试模式生成
产量(工程)
电子线路
逻辑门
计算机科学
可靠性工程
工程类
算法
电气工程
冶金
材料科学
作者
D. Appello,A. Fudoli,K. Giarda,Emil Gizdarski,B. Mathew,V. Tancorre
标识
DOI:10.1109/vtest.2004.1299232
摘要
Complex SOC's developed in VDSM technologies require adequate solutions to diagnose and analyze yield losses. This paper focuses on the diagnosis of logic circuits embedded in SOCs. The core instrument leveraged is ATPG used during test vectors generation and analysis of failures. This work emphasizes the results obtained in systematically applying ATPG diagnosis on failures detected in the manufacturing test floor. Details on diagnosis flow and ATE data collection are given. Experimental results are provided.
科研通智能强力驱动
Strongly Powered by AbleSci AI