浅沟隔离
化学气相沉积
材料科学
泄漏(经济)
电介质
光电子学
可靠性(半导体)
热载流子注入
随时间变化的栅氧化层击穿
沟槽
GSM演进的增强数据速率
MOSFET
介电强度
CMOS芯片
产量(工程)
等离子体
电子工程
电气工程
纳米技术
栅极电介质
复合材料
计算机科学
工程类
晶体管
经济
功率(物理)
电压
宏观经济学
物理
电信
量子力学
图层(电子)
作者
Zhang Wei-yang,RenGang Qin,Xiaofeng Sun,DeJin Wang,Haoyu Wen,Zhou Yao-hui
标识
DOI:10.1109/cstic49141.2020.9282568
摘要
We investigated MOSFET shallow trench isolation (STI) process with SIN liner and found no “double hump” effect in the Id-Vg curves and solution leakage. Furthermore, the yield was good in the memory. In the STI corners, a sharp angle was jacked up by SIN. Although the yield result was very good, it was still a hidden danger and could affect GOX. We utilized the high-density plasma chemical vapor deposition (HDP-CVD) process to clip a certain number of SiN liners. From the experiment results, we found that SiN liner and sidewall oxidation significantly improved the time-dependent dielectric breakdown (TDDB).as a result of test, new technology does not generate hot carrier injection (HCI) effects.
科研通智能强力驱动
Strongly Powered by AbleSci AI