CMOS芯片
放大器
电气工程
视频阵列图形
收发机
电子工程
逆变器
计算机科学
基带
工程类
电压
作者
Hao Li,Ganesh Balamurugan,James Jaussi,Bryan Casper
标识
DOI:10.1109/esscirc.2018.8494285
摘要
This paper presents a 112 Gb/s PAM4 CMOS linear TIA to meet the requirements of emerging 400G Ethernet standards for data center interconnect. A regulated inverter-based amplifier with inductive shunt feedback is used to realize a high bandwidth, low noise front-end in 28 nm bulk CMOS process. A VGA accommodates input currents up to 1 mA pp with <;5% THD, and a 72 GHz post-amplifier chain delivers 300 mV pp output swing. The TIA provides 65 dBΩ trans-impedance gain with 4.7 μA rms input referred noise while dissipating 107 mW. Careful optimization of distributed inductive peaking ensures <;5 ps group delay variation over 45 GHz. Standalone electrical measurements verify the ability of the TIA to receive 112 Gb/s PAM4 data with an energy efficiency of 0.96 pJ/bit, showing the potential for single-chip CMOS transceiver solutions for next-generation data center applications.
科研通智能强力驱动
Strongly Powered by AbleSci AI