绝缘体上的硅
MOSFET
材料科学
辐射硬化
光电子学
硅
空隙(复合材料)
硬化(计算)
阈下传导
电离辐射
阈值电压
电气工程
辐射
电子工程
辐照
电压
晶体管
纳米技术
物理
工程类
复合材料
光学
核物理学
图层(电子)
作者
Qiang Liu,Hongyang Zhou,Xin Jia,Yumeng Yang,Zhiqiang Mu,Xing Wei,Wenjie Yu
出处
期刊:IEEE Electron Device Letters
[Institute of Electrical and Electronics Engineers]
日期:2022-11-01
卷期号:43 (11): 1814-1817
被引量:1
标识
DOI:10.1109/led.2022.3211404
摘要
A novel methodology for total ionizing dose (TID) hardening of Silicon-on-insulator (SOI) MOSFET is demonstrated by employing a superior type of void embedded SOI (VESOI) substrate. With the successful removal of most of the radiation sensitive area in buried oxide, the TID tolerance of VESOI MOSFET is significantly enhanced in comparison to its conventional SOI counterpart. In particular, the shift of threshold voltage ( ${V}_{\text {th}}$ ) and subthreshold swing is only −38.9mV and 11.6mV/dec at radiation doses up to 2Mrad(Si). Further device simulation shows that the radiation immunity can withstand misalignment between the gate and embedded void in a wide range. Our VESOI substrates, offering both high compatibility with planar CMOS process and versatile void embedded device design, exhibit great potential in the development of anti-radiation SOI devices.
科研通智能强力驱动
Strongly Powered by AbleSci AI