锁相环
积分器
控制理论(社会学)
直流偏压
转换器
计算机科学
偏移量(计算机科学)
参考坐标系
PLL多位
涟漪
电子工程
电压
帧(网络)
工程类
带宽(计算)
电气工程
电信
抖动
人工智能
程序设计语言
控制(管理)
作者
Bin Liu,Mengjun An,Hui Wang,Yanming Chen,Zhigang Zhang,Chenhua Xu,Shaojian Song,Zhilin Lv
出处
期刊:IEEE Access
[Institute of Electrical and Electronics Engineers]
日期:2020-01-01
卷期号:8: 112297-112308
被引量:32
标识
DOI:10.1109/access.2020.3003009
摘要
Synchronous reference frame phase-locked loop (SRF-PLL) is widely used for grid voltage synchronization in single-phase grid-connected power converters. However, in the actual situation, dc offset component may be introduced in the input of the PLL, due to the transient fault of the power grid, sampling and measurement error, or A/D signal processing. A simple yet effective approach with additional all-pass filter based dc rejecter is presented for SRF-PLL, in this paper. Thereby, correct estimation and undesirable periodic ripple free can be achieved in SRF-PLL, when the input signal contains dc offset. The second order generalized integrator based PLL (SOGI-PLL) is first introduced, followed by the analysis on influence of the input dc offsets in SRF-PLL. The structure of enhanced-SOGI (ESOGI) with its analysis of dc offset rejection effects and performance have been then formulated in detail. Finally, experimental results are presented to demonstrate the effectiveness of the proposed ESOGI based PLL.
科研通智能强力驱动
Strongly Powered by AbleSci AI