D.Y. Chen,W.C. Chiou,M.F. Chen,T.D. Wang,Kaylie Ching,Hongen Tu,Wenjing Wu,C. Yu,K.F. Yang,Hun-Hsien Chang,Ming Hau Tseng,C.W. Hsiao,Yung Jean Lu,Hsu-Tien Hu,Yi Lin,Chang-Pin Hsu,W.S. Shue,C. H. Yu
标识
DOI:10.1109/iedm.2009.5424350
摘要
High density through-silicon-via (TSV) and cost-effective 3D die-to-wafer integration scheme are proposed as best-in-class foundry solutions for high-end CMOS chips at 28 nm node and beyond. Key processes include: TSV formation, extreme thinning of the TSV wafer and die-to-wafer assembly. The impact of extreme thinning on device threshold voltage, leakage currents, and I on -I off characteristics of bulk CMOS devices with and without e-SiGe/CESL stressors has been minimized. The presence of TSV caused no significant changes in Cu/ELK reliability. These excellent characteristics suggest the 300mm 3D-IC processes are promising and suitable for adoption in next generation integrated circuits and interconnects.