抖动
锁相环
CMOS芯片
电子工程
PLL多位
环形振荡器
电磁干扰
探测器
计算机科学
转换器
三角积分调变
工程类
电气工程
电磁干扰
电信
电压
作者
Werner Grollitsch,Roberto Nonis,Nicola Da Dalt
标识
DOI:10.1109/isscc.2010.5433839
摘要
State of the art digital PLLs can be divided in two categories, depending on the implementation of the digital phase detector. Digital clocking and wireline applications mostly use a Bang-Bang detector (BBPLLs) [1–3], offering very low jitter values in integer-N mode but not supporting fractional-N synthesis, which is desirable to implement, i.e., spread spectrum clocking (SSC) for EMI reductions. Wireless applications implement time to digital converters (TDC) [4–6] which allow fractional-N synthesis, but require high architecture complexity, need calibration routines for period normalization, and introduce analog limitations that a digital PLL should be intended to eliminate.
科研通智能强力驱动
Strongly Powered by AbleSci AI