去耦电容器
解耦(概率)
电容器
互连
电感
电子工程
等效串联电感
电源完整性
工程类
电感器
电气工程
滤波电容器
电压
信号完整性
电信
控制工程
作者
Biyao Zhao,Shuang Liang,Samuel Connor,Matteo Cocchini,Brice Achkir,Albert E. Ruehli,Bruce Archambeault,Jun Fan,James L. Drewniak
出处
期刊:IEEE Electromagnetic Compatibility Magazine
[Institute of Electrical and Electronics Engineers]
日期:2020-01-01
卷期号:9 (3): 84-94
被引量:5
标识
DOI:10.1109/memc.2020.9241560
摘要
A modeling methodology to calculate the decoupling capacitor interconnect inductance in a multi-layer PCB is proposed herein. The methodology is based on the resonant cavity model of parallel planes. The self-inductance and mutual inductance are extracted to understand the via configuration influence on the effectiveness of decoupling capacitors. A special layout of decoupling capacitor is proposed to increase the effectiveness of the decoupling capacitors by taking maximum advantage of the mutual inductance between interconnect vias with two decoupling capacitors placed in a pair, and two pairs of power and ground vias placed in alternating directions as close as possible. The number of decoupling capacitors needed can be reduced dramatically. Three PCB PDN designs are used to present the effectiveness of doublet layout in different design scenarios. Similar analysis is extended to 3-terminal decoupling capacitor layout design. The decoupling capacitor interconnect inductance of the five via layouts for 3-terminal capacitors is analyzed. The number of decoupling capacitors needed for a commercial product using the doublet layout and 3-terminal capacitor layout is compared to the design with an alternating decoupling capacitor layout to reflect the impact of the decap layout design on the PCB PDN performance.
科研通智能强力驱动
Strongly Powered by AbleSci AI