抖动
校准
发电机(电路理论)
炸薯条
门阵列
数字图形发生器
计算机科学
现场可编程门阵列
光电子学
电气工程
物理
计算机硬件
电信
功率(物理)
量子力学
工程类
作者
Wenjie Qiu,Jianfeng Xie,Qinying Liu,Xiaotao Han
摘要
This paper presents a high-stability and low-jitter Arbitrary Timing Generator (ATG) design based on the Xilinx Field Programmable Gate Array (FPGA) and its special integrated delay line. In recent years, FPGA-based or application specific integrated circuit-based delay lines have been used to achieve picosecond-level timing resolution. Devices with pure digital delay methods can only acquire triggers at the clock rising edges when triggered externally. Therefore, there is a large time irregularity caused by the uncertainty of the entry time of the trigger, which is difficult to compensate and leads to a large time jitter of outputs. We describe the design of an ATG that includes jitter self-measurement and calibration methods, which is available for both internal and external trigger modes. This structure is completely based on the FPGA's own resources and has the advantages of being simple and flexible. Experimental results show a sub-nanosecond timing resolution of 78 ± 20 ps with a minimum of 120 ps and a time jitter of 160 ± 20 ps in the external trigger mode after compensation.
科研通智能强力驱动
Strongly Powered by AbleSci AI