互连
计算机科学
计算机体系结构
嵌入式系统
集成电路设计
带宽(计算)
节点(物理)
工程类
电信
结构工程
标识
DOI:10.1109/dts52014.2021.9498132
摘要
The integration of High-bandwidth memory (HBM), is essentially one of the first proof points of in-package integration of heterogeneous silicon that gained steam using advanced packaging. Intel has demonstrated heterogenous integration through chiplet architecture and disaggregation in multiple products and different market segments. With the chiplet model gaining momentum as an alternative to developing monolithic SoC designs, which are becoming more complex and expensive at each node, Test is one of the major enablers of a wider adoption and development of chiplet ecosystem. Die-to-die (D2D) interconnect between chiplets raises complex test challenges, which are driving new standards and DfT approaches to advanced-package testing. This paper addresses these test challenges and emerging solutions for testing D2D interconnect in a disaggregated SoC design.
科研通智能强力驱动
Strongly Powered by AbleSci AI