CMOS芯片
电压
灵敏度(控制系统)
电气工程
电子工程
阳极
材料科学
阴极
工程类
光电子学
电极
物理
量子力学
作者
Chien-Yao Huang,Wun-Jie Lin,Yu-Ti Su,Jam-Wem Lee,Kuo-Ji Chen,Ming-Hsiang Song
标识
DOI:10.23919/eos/esd54763.2022.9928487
摘要
An embedded active collector is proposed for CMOS latch-up improvement. The implemented structures in FinFET technology are investigated through derived analytical model, TCAD simulation, and experiments. Active collector design shows a significant latch-up improvement by enhanced holding voltage and suppressed SCR turn-on. The high holding voltage sensitivity on anode-cathode spacing and active collector area offers excellent design capability for latch-up free CMOS.
科研通智能强力驱动
Strongly Powered by AbleSci AI