阈下传导
泄漏(经济)
静态随机存取存储器
电子工程
计算机科学
电气工程
炸薯条
CMOS芯片
逻辑门
滤波器(信号处理)
频道(广播)
工程类
电压
晶体管
宏观经济学
经济
作者
Harsh N. Patel,Abhishek Roy,Farah B. Yahya,Ningxi Liu,Benton H. Calhoun,Kazuyuki Kumeno,Makoto Yasuda,Akihiko Harada,T. Ema
标识
DOI:10.1109/essderc.2016.7599583
摘要
This paper presents an Ultra-Low Leakage (ULL) 55nm Deeply Depleted Channel (DDC) process technology for low power Internet of Things (IoT) applications. The DDC ULL devices provide 67% reduction in threshold (V T ) variation due to Random Dopant Fluctuation (RDF). Circuit techniques such as subthreshold operation and reverse body biasing (RBB) are co-designed with the technology to maximize the energy/power saving. A test chip implements a 1Kb 6T SRAM, an FIR filter, and a 51-stage RO to showcase how the technology works with circuit techniques to minimize energy. The 6T SRAM array operates reliably down to 200mV with a reduced leakage power of 7nW (85% lower compared to non-DDC devices). The FIR filter consumes just 4.5pJ/cycle operating at 0.36V at 200 KHz.
科研通智能强力驱动
Strongly Powered by AbleSci AI