抖动
CMOS芯片
探测器
物理
数据恢复
相位检测器
电子工程
数据流
充电泵
采样(信号处理)
功率消耗
锁相环
功率(物理)
电气工程
电压
计算机科学
光电子学
计算机硬件
工程类
光学
电容器
电信
量子力学
作者
X. Maillard,F. Devisch,Maarten Kuijk
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2002-06-01
卷期号:37 (6): 711-715
被引量:37
标识
DOI:10.1109/jssc.2002.1004575
摘要
A data recovery delay-locked loop (DILL) for nonreturn-to-zero (NRZ) data transmission is described. A reference clock is delayed for triggering a latch that samples the incoming NRZ data stream. The data rate can be twice the reference clock frequency. The circuit has a proportional nondead-zone sampling phase detector that also serves the role of charge pump. A self-correcting function reduces the problem of the finite phase capture range associated with conventional DLLs. The prototype circuit is fabricated in 2.5-V 0.25-/spl mu/m CMOS and occupies an area of only 270 /spl times/ 50 /spl mu/m/sup 2/. It is demonstrated that at 900-Mb/s NRZ data, jitter is reduced from 118.2- to 31.3-ps rms jitter for a power consumption of only 3 mW.
科研通智能强力驱动
Strongly Powered by AbleSci AI