收发机
串行解串
计算机科学
天花板(云)
频道(广播)
吞吐量
计算机硬件
补偿(心理学)
电气工程
数字信号处理
均衡(音频)
电子工程
电信
工程类
无线
结构工程
心理学
精神分析
作者
Tamer Ali,E-Hung Chen,Hyun Woo Park,Ramy Yousry,Yu-Ming Ying,Mohammed Abdul-Latif,Miguel Gandara,Chun-Cheng Liu,Po-Shuan Weng,Huan‐Sheng Chen,Mohammad Elbadry,Qaiser Nehal,Kun-Hung Tsai,Kevin Tan,Yi-Chieh Huang,Chung-Hsien Tsai,Yu-Yun Chang,Yuan-Hao Tung
标识
DOI:10.1109/isscc19947.2020.9062925
摘要
Explosive growth in mega-scale data centers drives switch chips to transition from 12.8Tb/s to 51.2Tb/s throughput. A 51.2Tb/s switch requires 512 lanes operating at 106Gb/s PAM-4. Such a massive integration of electrical SERDES is restrained by three factors: First, a large switch die size (>25×25mm 2 ) substantially lowers yield and prohibitively increases cost. Second, a large-size package suffers more than 10dB insertion loss from combined TX and RX traces. Considering practical equalization capabilities of a long-reach system (>30dB), 10dB package loss significantly limits the available channel reach. Lastly, channel reflection and cross-talk are excessive at 100Gb/s, which puts a ceiling on attainable BER.
科研通智能强力驱动
Strongly Powered by AbleSci AI