假阳性悖论
串扰
计算机科学
噪音(视频)
电子工程
人工智能
工程类
图像(数学)
作者
Yajun Ran,Alex Kondratyev,K. Tseng,Yosinori Watanabe,Malgorzata Marek-Sadowska
标识
DOI:10.1109/tcad.2005.850829
摘要
Noise affects circuit operation by varying circuit delays and causing latches to capture incorrect values. Conventional noise analysis techniques can detect some of such noise faults, but accurate analysis requires a careful examination of timing and functional properties of the circuit. In this paper, a method of characterizing correlation of signal transitions in nets by considering in a unified way both timing and functionality of the signals is proposed. An analysis procedure to eliminate noise faults that cannot actually happen when such correlations are considered is described. The timed-Boolean logic is used to characterize signal transitions in a time interval, and correlations are checked by solving Boolean satisfiability (SAT) between aggressor and victim transitions under the min-max delay model for gates. The method is applicable for checking noise faults at a single net, on a path, or in a cone of logic. The proposed technique is scalable as it keeps the size of Boolean formulation linear to the size of the modeled circuit. It has been applied on a set of large circuits, eliminating up to 50% of noise delay faults reported by a conventional noise-analysis method.
科研通智能强力驱动
Strongly Powered by AbleSci AI