转换查询缓冲区
管理程序
计算机科学
现场可编程门阵列
操作系统
虚拟化
嵌入式系统
虚拟内存
可重构性
软件
物理地址
内存管理
覆盖
云计算
作者
Yan-Qiang Liu,Jiacheng Ma,Zhengjun Zhang,Lin-Sheng Li,Zhengwei Qi,Haibing Guan
标识
DOI:10.1109/dac18074.2021.9586197
摘要
FPGAs are being virtualized to improve resource utilization in data centers. Memory access performance is essential to FPGA hypervisors for shared-memory FPGA platform, where accelerators access memory spontaneously. DMA remapping with IOMMU provides a handy solution; however, fixed IOMMU can not benefit from the reconfigurability of FPGAs. In this work, we propose MEGATRON, a hybrid address translation service consisting of a hardware TLB and a software page table walker. By integrating MEGATRON into an existing FPGA hypervisor, we conduct a comprehensive analysis of link performance of a multi-link CPU-FPGA platform, and demonstrate the competitiveness of the customizable translation service.
科研通智能强力驱动
Strongly Powered by AbleSci AI