标准电池
功率消耗
模具(集成电路)
组合逻辑
电子工程
计算机科学
过程(计算)
功率(物理)
集成电路
工程类
嵌入式系统
材料科学
纳米技术
逻辑门
电气工程
物理
量子力学
操作系统
作者
Heng Xu,Jun Wang,Hang Xu,Yi Gu,Hao Zhu,Qingqing Sun,David Wei Zhang
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2022-05-31
卷期号:70 (2): 731-735
被引量:2
标识
DOI:10.1109/tcsii.2022.3179382
摘要
With the increased device integration density in advanced semiconductor technologies, the layout-dependent effects (LDEs) have become critical affecting both device-level and circuit-level performance. In this brief, we report an impact study of LDEs on 14-nm FinFET combinational standard cells to facilitate the process of design-technology co-optimization (DTCO). Focusing on the poly pitch, cut poly effect, oxide spacing effect, and cell height, improvement in speed and power consumption of typical 14-nm FinFET combinational standard cells has been achieved. Seven standard cell libraries are further designed and constructed based on the LDE study, enabling comprehensive applications with different performance, power and area (PPA) preference. Such DTCO and demonstrated experimental results can be attractive in future customized designs employing the enriched standard cell libraries at advanced technology nodes.
科研通智能强力驱动
Strongly Powered by AbleSci AI