锁相环
同步(交流)
转换器
控制理论(社会学)
网格
组分(热力学)
计算机科学
电子工程
控制工程
电压
工程类
控制(管理)
电信
数学
电气工程
物理
人工智能
抖动
频道(广播)
热力学
几何学
作者
Saeed Golestan,Josep M. Guerrero,Juan C. Vásquez,Abdullah Abusorrah,Yusuf Al‐Turki
出处
期刊:IEEE Transactions on Power Electronics
[Institute of Electrical and Electronics Engineers]
日期:2021-04-01
卷期号:36 (4): 4237-4253
被引量:23
标识
DOI:10.1109/tpel.2020.3018584
摘要
The dc component, which may be caused by different factors in the grid voltage, is one of the disturbances that may severely affect the performance of grid synchronization systems and, therefore, grid-tied power converters. In the phase-locked loop (PLL) and frequency-locked loop (FLL)-based grid synchronization systems, which this article focuses on, some solutions to deal with this challenge have been proposed in the literature. One of the best available solutions is adding dc rejection/estimation loop(s) to a standard PLL and FLL structure. This approach provides an estimation of the dc component and, at the same time, makes the PLL and FLL immune to disturbance effects of the dc component. Despite their implementation simplicity, no linear model for the grid synchronization systems with the dc rejection/estimation capability has yet been presented. The main aim of this article is to fill this research gap. It will be shown that developing such models facilitates the examination and the performance enhancement of the grid synchronization systems under study.
科研通智能强力驱动
Strongly Powered by AbleSci AI