电容器
符号
算法
计算机科学
数学
算术
电气工程
工程类
电压
作者
Amol D. Gaidhane,Raghvendra Dangi,Shubham Sahay,Amit Verma,Yogesh Singh Chauhan
标识
DOI:10.1109/tcad.2022.3203956
摘要
In this article, we develop a Verilog-A implementable compact model for the dynamic switching of ferroelectric FinFETs (Fe-FinFETs) for asymmetric nonperiodic input signals. We use the multidomain Preisach Model to capture the saturated $P$ – $E $ loop of the ferroelectric capacitors. In addition to the saturation loop, we model the history-dependent minor loop paths in the $P$ – $E $ by tracing input signals’ turning points. To capture the input signals’ turning points, we propose an RC circuit-based approach in this work. We calibrate our proposed model with the experimental data, and it accurately captures the history effect and minor loop paths of the ferroelectric capacitor. Furthermore, the elimination of storage of each turning point makes the proposed model computationally efficient compared with the previous implementations. We also demonstrate the unique electrical characteristics of Fe-FinFETs by integrating the developed compact model of Fe-Cap with the BSIM-CMG model of the 7-nm FinFET.
科研通智能强力驱动
Strongly Powered by AbleSci AI