S. Lee,Hae-Sung Kim,H. J. Yang,Sanghyuk Yun,Junseong Park,Haneul Lee,Sejun Park,Sung‐Jin Choi,Dae Hwan Kim,Dong Myong Kim,Daewoong Kwon,Jong‐Ho Bae
出处
期刊:IEEE Electron Device Letters [Institute of Electrical and Electronics Engineers] 日期:2024-01-31卷期号:45 (4): 562-565被引量:1
标识
DOI:10.1109/led.2024.3360419
摘要
By observing temporary and permanent changes in threshold voltage ( V T ) due to the application of unipolar/bipolar stress, it was confirmed that the trap-carrier interaction speed is the cause of failure of the ferroelectric transistor as a memory. As the polarization switching occurs, carriers are trapped in the ferroelectric/interfacial layer (FE/IL), and the hole trap is limited compared to the electron trap due to the slow interaction. IL degrades under bipolar stress due to the high electric field during polarization switching, leading to the acceleration of hole trapping, which has a strong impact on the memory window.