计算机科学
炸薯条
非线性系统
芯(光纤)
特征(语言学)
机制(生物学)
方案(数学)
常量(计算机编程)
单芯
算法
计算机硬件
并行计算
数学
认识论
程序设计语言
电信
数学分析
语言学
哲学
物理
量子力学
作者
Manish Sharma,Avijit Dutta,Wu-Tung Cheng,Brady Benware,Mark Kassab
标识
DOI:10.1109/test.2011.6139171
摘要
This paper introduces a novel Test Access Mechanism (TAM) for chips with multiple isolated identical cores through which all the cores can be tested in parallel and at the same time accurate failure diagnosis can be achieved while requiring similar test resources (tester memory and tester channels) as for a single core. The proposed pipelined architecture relies on forming nonlinear equations on a very limited number of output pins that compress the outputs from the identical cores and solve them off-chip to reproduce the failure information of each core. A very nice feature of the proposed scheme is that the number of observation pins required to achieve a desirable level of diagnostic resolution does not scale with the number of identical cores and can practically be kept constant.
科研通智能强力驱动
Strongly Powered by AbleSci AI