覆盖
计算机科学
堆栈(抽象数据类型)
计量学
扫描仪
频道(广播)
与非门
平版印刷术
德拉姆
电子工程
计算机硬件
材料科学
光电子学
光学
人工智能
计算机网络
物理
工程类
程序设计语言
作者
Honggoo Lee,Dong-Young Lee,Jun-Yeob Kim,Sangjun Han,Chanha Park,J.G. Karssenberg,Mir Shahrjerdy,Arno van Leest,Nang-Lyeom Oh,Dong-hak Lee,Aileen Soco,Tjitte Nooitgedagt
摘要
In next generation 3D-NAND devices, accurately determining after-etch overlay for the multi-layer stack is a major challenge. This is especially the case for the multi-tier 3D-NAND structures, where the overlay of the channel holes is an important performance parameter. The most commonly used after-etch metrology suffer both from the high aspect ratio of the channel holes and from the potential presence of large tilts. Using In-Device Metrology (IDM), we show results of non-destructive overlay measurements on 3D-NAND memory holes. Once the overlay signal has been determined, the remaining asymmetry information in the measurement can be used to characterize tilt phenomena densely through the memory array. Using hyper-dense in-device measurements show the overlay effects of intra-die stress. A new lithography scanner model is used to correct specifically for such intra-die overlay fingerprints.
科研通智能强力驱动
Strongly Powered by AbleSci AI