锁相环
PLL多位
偏移量(计算机科学)
控制理论(社会学)
直流偏压
频率偏移
电子工程
低通滤波器
带宽(计算)
计算机科学
自适应滤波器
工程类
相位噪声
电压
电信
电气工程
频道(广播)
人工智能
程序设计语言
控制(管理)
正交频分复用
作者
Parag Kanjiya,Vinod Khadkikar,Mohamed Shawky El Moursi
标识
DOI:10.1109/tie.2018.2814015
摘要
The presence of dc offset in the inputs of a phase-locked loop (PLL) introduces fundamental frequency oscillations in the estimated quantities. Due to their low frequency in a synchronous reference frame, removal of these oscillations is a challenging task. Recent design studies of pre/in-loop filtering based advanced PLLs show that incorporation of dc offset removal in a filtering stage reduces the bandwidth of the PLL. This degrades the dynamic performance of the PLL and results in slower response time. To tackle this issue, a simple yet effective dc offset removal technique based on adaptive low-pass filters is introduced in this letter. The proposed technique can be applied as an add-on to any PLL structures without altering their design. Therefore, its application has a minimal effect on the dynamic performance of the PLL under study. The effectiveness of the proposed technique is evaluated experimentally by applying it to different PLL structures.
科研通智能强力驱动
Strongly Powered by AbleSci AI