快速回复
NMOS逻辑
静电放电
CMOS芯片
电压
电气工程
材料科学
电子工程
光电子学
工程类
晶体管
作者
Dong Su,Xiaoyang Du,Yan Han,Meimei Huo,Qiang Cui,D.H. Huang
出处
期刊:Electronics Letters
[Institution of Electrical Engineers]
日期:2008-01-01
卷期号:44 (19): 1129-1129
被引量:20
摘要
Because of its simple structure and snapback characteristics, the grounded-gate NMOS (GGNMOS) has been widely used as an electrostatic discharge (ESD) protection device. ESD performance of GGNMOS fabricated in the 65 nm CMOS process is investigated, and measurement results for the snapback behaviour, failure current It2, holding voltage, and trigger voltage of such advanced MOS devices are illustrated. The effects of four key GGNMOS parameters, channel length, finger number, drain-to-gate spacing and source-to-gate spacing on the ESD performance, are considered, and optimal MOS structures for robust ESD protection applications are suggested.
科研通智能强力驱动
Strongly Powered by AbleSci AI