材料科学
铜互连
铜
电镀
冶金
空隙(复合材料)
透射电子显微镜
化学机械平面化
扩散阻挡层
复合材料
抛光
纳米技术
图层(电子)
出处
期刊:International Symposium on the Physical and Failure Analysis of Integrated Circuits
日期:2021-09-15
标识
DOI:10.1109/ipfa53173.2021.9617357
摘要
Dual-damascene copper metallization has been the mainstream technology of forming interconnections for IC devices. Defect formation during Cu metallization is one of main yield-limiting factors in IC manufacturing. In this work, we consolidate several Cu void defect case studies and investigated root-cause of defect formation which are related to the environmental change and manufacturing processes such as etch, clean, electroplating and chemical polishing steps. Detailed TEM analysis was performed on the defect structure and elements of the Cu voids by using various TEM FA techniques including EDX and EELS. It was found out that there are various root causes of Cu voids formation: [post-via etch/clean step; barrier oxidation during barrier deposition; polymer block Cu liner; Sulphur induced corrosion; IMD peeling block Cu metal deposition]. We demonstrated the importance of the selection of suitable TEM FA techniques for the root cause understanding of Cu voids formation.
科研通智能强力驱动
Strongly Powered by AbleSci AI