期刊:Turkish Journal of Electrical Engineering and Computer Sciences [Scientific and Technological Research Council of Turkey] 日期:2017-01-01卷期号:25: 155-162
标识
DOI:10.3906/elk-1507-204
摘要
In this work, a 3-bit feedforward 3rd order sigma delta analog-to-digital converter (ADC) is presented. In this proposed architecture, feedforward paths and multibit design help the integrator output swings to become smaller, which renders the exploitation of a telescopic cascode opamp in the integrators possible. Moreover, a double sampling method is used to relax the opamp specifications. The proposed sigma delta ADC consumes 28.2 $\mu $W and has 81.3 dB SNDR according to postlayout simulations.