CMOS芯片
光电子学
电气工程
材料科学
电子工程
炸薯条
低噪声放大器
集成电路
作者
Chun-Hsing Li,Wan-Ting Hsieh,Te-Yen Chiu
出处
期刊:IEEE Transactions on Microwave Theory and Techniques
日期:2019-02-08
卷期号:67 (4): 1628-1639
被引量:3
标识
DOI:10.1109/tmtt.2019.2894426
摘要
A flip-chip-assembled W-band receiver composed of a 90-nm CMOS chip and an integrated-passive-device (IPD) carrier is presented in this paper. The chip which integrates a low-noise amplifier, a single-sideband mixer, a frequency doubler (FD), and a wide-band variable-gain amplifier, is flip-chip packaged to the IPD carrier through a low-loss interconnect. The simulated loss of the interconnect without any compensation network is only 0.95 dB at 94 GHz. The FD can provide differential output without any additional lossy balun required, effectively increasing the FD output power, and hence relaxing the local oscillator generation circuit design. The experimental results show that the proposed packaged receiver can provide a variable gain from 11.3 to 48.2 dB, while having an input 1-dB compression point from −43.7 to −29 dBm as the RF frequency is 90 GHz. The intermediate bandwidth and minimum noise figure can be 1.0 GHz and 7.8 dB, respectively. The proposed receiver only consumes 73.9 mW from a 1.2-V supply. As compared with prior works, the proposed receiver exhibits higher gain, lower noise, and lower power dissipation even though a less-advanced 90-nm CMOS technology is adopted. To the best of the authors’ knowledge, this is the first W-band CMOS receiver assembled on an IPD carrier reported thus far.
科研通智能强力驱动
Strongly Powered by AbleSci AI