材料科学
通过硅通孔
炸薯条
薄脆饼
工艺优化
光电子学
三维集成电路
电子工程
泄漏(经济)
集成电路
工程类
电气工程
环境工程
宏观经济学
经济
作者
Xuanjie Liu,Qingqing Sun,Yiping Huang,Zheng Chen,Guoan Liu,David Wei Zhang
出处
期刊:Electronics
[MDPI AG]
日期:2021-09-29
卷期号:10 (19): 2370-2370
被引量:6
标识
DOI:10.3390/electronics10192370
摘要
Through silicon via (TSV) offers a promising solution for the vertical connection of chip I/O, which enables smaller and thinner package sizes and cost-effective products by using wafer-level packaging instead of a chip-level process. However, TSV leakage has become a critical concern in the BEOL process. In this paper, a Cu-fulfilled via-middle TSV with 100 µm depth embedded in 0.18 µm CMOS process for sensor application is presented, focusing on the analysis and optimization of TSV leakage. By using etch process, substrate defect, and thermal processing co-optimization, TSV leakage failure can be successfully avoided, which can be very instructive for the improvement in TSV wafer-level package yield as well as device performance in advanced semiconductor technology.
科研通智能强力驱动
Strongly Powered by AbleSci AI