中间层
电源完整性
信号完整性
兆字节
带宽(计算)
计算机科学
电子工程
绘图
互连
工程类
材料科学
图层(电子)
电信
蚀刻(微加工)
计算机图形学(图像)
复合材料
操作系统
作者
Kyungjun Cho,Deokjung Lee,Joungho Kim
标识
DOI:10.1109/panpacific.2016.7428425
摘要
Spurred by the industrial demands for terabyte/s bandwidth graphics module, high bandwidth memory (HBM) has been emerged to overcome the limitations of conventional DRAMs. Additionally, due to the fine pitch and high density interconnect routing between GPU and 4 HBMs in 2.5D terabyte/s bandwidth graphics module, HBM interposer has also been to the force. However, several signal integrity issues of the HBM interposer occur due to the manufacturing process constraints. In this paper, we design the HBM interposer using 6 layers redistribution layer (RDL) and TSVs in 2.5D terabyte/s bandwidth graphics module. And then, in the designed HBM interposer, electrical performance of the HBM interposer channels using M1, M3, and M5 layer is analyzed by simulation in the frequency-and time-domain. With the simulation results, it is observed that the designed HBM interposer shows good signal integrity.
科研通智能强力驱动
Strongly Powered by AbleSci AI