电阻随机存取存储器
有状态防火墙
计算机科学
横杆开关
电气工程
计算机网络
工程类
电信
电压
网络数据包
作者
Arjun Tyagi,Shahar Kvatinsky
标识
DOI:10.1109/iscas58744.2024.10558539
摘要
Resistive Random Access Memory (RRAM) crossbar arrays are an attractive memory structure for emerging nonvolatile memory due to their high density and excellent scalability.Their ability to perform logic operations using RRAM devices makes them a critical component in non-von Neumann processing-in-memory architectures.Passive RRAM crossbar arrays (1-RRAM or 1R), however, suffer from a major issue of sneak path currents, leading to a lower readout margin and increasing write failures.To address this challenge, active RRAM arrays have been proposed, which incorporate a selector device in each memory cell (termed 1-selector-1-RRAM or 1S1R).The selector eliminates currents from unselected cells and therefore effectively mitigates the sneak path phenomenon.Yet, there is a need for a comprehensive analysis of 1S1R arrays, particularly concerning in-memory computation.In this paper, we introduce a 1S1R model tailored to a VO 2 -based selector and TiN/TiOx/HfOx/Pt RRAM device.We also present simulations of 1S1R arrays, incorporating all parasitic parameters, across a range of array sizes from 4 × 4 to 512 × 512.We evaluate the performance of Memristor-Aided Logic (MAGIC) gates in terms of switching delay, power consumption, and readout margin, and provide a comparative evaluation with passive 1R arrays.
科研通智能强力驱动
Strongly Powered by AbleSci AI