仿真
计算机科学
现场可编程门阵列
查阅表格
门阵列
硬件仿真
计算机硬件
电子工程
工程类
经济
程序设计语言
经济增长
作者
Abdulaziz Alshaya,Sudhakar Pamarti,Christos Papavassiliou
出处
期刊:IEEE Transactions on Very Large Scale Integration Systems
[Institute of Electrical and Electronics Engineers]
日期:2023-11-17
卷期号:32 (1): 103-115
标识
DOI:10.1109/tvlsi.2023.3305597
摘要
The design cycle of analog and mixed signal components requires the designer to iteratively perform analog simulations, layout, fabrication, and hardware testing.Unlike digital designs, system verification is a difficult task in analog designs, primarily due to a lack of emulation.Thus, a method to emulate analog and mixed signal components on digital hardware would be highly beneficial.In this work, a high-quality factor crystal oscillator circuit is implemented on a Xilinx Vertex 7 FPGA using the Wave Digital Filter based model with a non-linear lookup table for modeling transistor characteristics.The number of required hardware resources was minimized while ensuring that the accuracy of the emulation shows an almost perfect match with the SPICE simulations.The wave digital filter model was designed with a tree structure so that it only requires 32 clock cycles to compute a complete sample.The resulting emulation computes a sample at 18.75 MHz while running on an FPGA with a 600 MHz clock.
科研通智能强力驱动
Strongly Powered by AbleSci AI