线性
CMOS芯片
管道(软件)
时间数字转换器
最低有效位
12位
微分非线性
积分非线性
电压
电子工程
分辨率(逻辑)
放大器
计算机科学
物理
电气工程
转换器
工程类
人工智能
时钟信号
抖动
程序设计语言
操作系统
作者
Farshad Goodarzi,Siroos Toofan
标识
DOI:10.1142/s0218126620501248
摘要
This paper describes a 9-bit time-to-digital converter (TDC) with 3.6 ps resolution. The resolution of 3.6 ps is achieved using coarse and fine structure. The structure of the proposed two-step pipeline TDC is composed of a 4-bit coarse TDC (CTDC) based on delay line and a 5-bit fine TDC (FTDC) based on an SAR-CD algorithm where a Time Amplifier (TA) is used between them. Since TA amplifies the time intervals in different stages of delay line to achieve accurate gain with wide linear range. Therefore, the TDC has good linearity. The proposed TDC has Differential Non-Linearity (DNL) and Integral Non-Linearity (INL) errors of 1.6 and 2.6 LSB, respectively. This TDC was designed in 0.18[Formula: see text][Formula: see text]m CMOS technology. Using a supply voltage of 1.8[Formula: see text]V, the proposed TDC consumes 1.88[Formula: see text]mW at 25 MS/s throughput.
科研通智能强力驱动
Strongly Powered by AbleSci AI