计算机科学
微体系结构
嵌入式系统
延迟(音频)
多核处理器
电效率
时钟频率
电力预算
隐藏物
建筑
功率(物理)
超级计算机
内存体系结构
计算机体系结构
并行计算
电力系统
电信
物理
炸薯条
视觉艺术
艺术
量子力学
作者
Ilkwon Byun,Dongmoon Min,Gyu-hyeon Lee,Seongmin Na,Jangwoo Kim
出处
期刊:IEEE Micro
[Institute of Electrical and Electronics Engineers]
日期:2021-03-31
卷期号:41 (3): 80-86
被引量:12
标识
DOI:10.1109/mm.2021.3070133
摘要
Cryogenic computing can achieve high performance and power efficiency by dramatically reducing the device's leakage power and wire resistance at low temperatures. Recent advances in cryogenic computing focus on developing cryogenic-optimal cache and memory devices to overcome memory capacity, latency, and power walls. However, little research has been conducted to develop a cryogenic-optimal core architecture even with its high potentials in performance, power, and area efficiency. In this article, we first develop CryoCore-Model, a cryogenic processor modeling framework that can accurately estimate the maximum clock frequency of processor models running at 77 K. Next, driven by the modeling tool, we design CryoCore, a 77 K-optimal core microarchitecture to maximize the core's performance and area efficiency while minimizing the cooling cost. The proposed cryogenic processor architecture, in this article, achieves the large performance improvement and power reduction and, thus, contributes to the future of high-performance and power-efficient computer systems.
科研通智能强力驱动
Strongly Powered by AbleSci AI