电压
CMOS芯片
压力(语言学)
电气工程
信号(编程语言)
晶体管
材料科学
功率(物理)
功率消耗
电子工程
拓扑(电路)
计算机科学
工程类
物理
哲学
量子力学
程序设计语言
语言学
出处
期刊:IEEE Transactions on Circuits and Systems Ii: Analog and Digital Signal Processing
[Institute of Electrical and Electronics Engineers]
日期:2007-03-01
卷期号:54 (3): 282-286
被引量:10
标识
DOI:10.1109/tcsii.2006.886877
摘要
In this brief, a new embedded negative voltage-level converter (level shifter) is presented. The proposed circuit can convert a positive input signal to a negative output signal with reduced or even without (depending on the application) voltage stress on the used MOS devices. The circuit has been designed in a 0.18-mum triple-well standard CMOS technology, using double-gate-oxide-thickness MOS transistors with an absolute maximum rating of 4.0 V, a nominal power supply of 1.8 V, and a required negative voltage of -3.3 V. Simulation results are provided to demonstrate the efficiency of the proposed topology. According to the results, 1.82-ns delay and 0.53-mW power consumption are reported
科研通智能强力驱动
Strongly Powered by AbleSci AI