计算机科学
路径(计算)
布线(电子设计自动化)
超大规模集成
物理设计
数据流分析
节奏
数据结构
设计流量
领域(数学分析)
计算机工程
特征(语言学)
地点和路线
数据流图
微处理器
计算机硬件
并行计算
嵌入式系统
电路设计
程序设计语言
数据库
电子工程
工程类
数学
哲学
数学分析
语言学
作者
Dhilleswararao Pudi,Samuel Jigme Harrison,Dimitrios Stathis,Srinivas Boppu,Ahmed Hemani,Linga Reddy Cenkeramaddi
出处
期刊:Electronics
[MDPI AG]
日期:2022-09-19
卷期号:11 (18): 2965-2965
被引量:1
标识
DOI:10.3390/electronics11182965
摘要
State-of-the-art modern microprocessor and domain-specific accelerator designs are dominated by data-paths composed of regular structures, also known as bit-slices. Random logic placement and routing techniques may not result in an optimal layout for these data-path-dominated designs. As a result, implementation tools such as Cadence’s Innovus include a Structured Data-Path (SDP) feature that allows data-path placement to be completely customized by constraining the placement engine. A relative placement file is used to provide these constraints to the tool. However, the tool neither extracts nor automatically places the regular data-path structures. In other words, the relative placement file is not automatically generated. In this paper, we propose a semi-automated method for extracting bit-slices from the Innovus SDP flow. It has been demonstrated that the proposed method results in 17% less density or use for a pixel buffer design. At the same time, the other performance metrics are unchanged when compared to the traditional place and route flow.
科研通智能强力驱动
Strongly Powered by AbleSci AI