德拉姆
计算机科学
节点(物理)
动态随机存取存储器
可靠性(半导体)
静态随机存取存储器
炸薯条
过程(计算)
数据保留
嵌入式系统
电子线路
计算机硬件
电子工程
电气工程
半导体存储器
工程类
电信
操作系统
功率(物理)
物理
计算机安全
结构工程
量子力学
作者
Yanzhe Tang,Zhongming Liu,Weibing Shang,Fengqin Zhang,Bernard Wu,Zhong Hua Kong,Hongwen Li,Hong Ma,Kanyu Cao
标识
DOI:10.1109/asicon52560.2021.9620445
摘要
The challenge for the pitch device design in Dynamic- Random-Access-Memory (DRAM) chip is increasing with the technology node continuing scaling down to 15nm and below. DTCO (Design-Technology-Co- Optimization is a must for designing pitch devices, which can fit into the word-line (WL) and bit-line (BL) pitch of the memory array, with satisfactory electrical and sufficient reliability performance, while occupies the smallest area. In this paper, we will show how we design the sub-wordline-driver (SWD) devices in a DRAM chip, taking into account of process limitations and variations, balancing the device between on/off performance and reliability requirements, and optimizing the circuits to reduce the hot-carrier-injection (HCI) stress, by utilizing different simulation tools which are calibrated with process data.
科研通智能强力驱动
Strongly Powered by AbleSci AI