专用集成电路
超大规模集成
计算机科学
海马结构
CMOS芯片
非线性系统
人工神经网络
电子工程
嵌入式系统
计算机硬件
工程类
人工智能
物理
神经科学
量子力学
生物
作者
Zhi-Tong Qiao,Han Yan,Xiaoxia Han,Xu Han,Will X. Y. Li,Dong Song,Theodore W. Berger,Ray C. C. Cheung
摘要
A hippocampal prosthesis is a very large scale integration (VLSI) biochip that needs to be implanted in the biological brain to solve a cognitive dysfunction. In this letter, we propose a novel low-complexity, small-area, and low-power programmable hippocampal neural network application-specific integrated circuit (ASIC) for a hippocampal prosthesis. It is based on the nonlinear dynamical model of the hippocampus: namely multi-input, multi-output (MIMO)–generalized Laguerre-Volterra model (GLVM). It can realize the real-time prediction of hippocampal neural activity. New hardware architecture, a storage space configuration scheme, low-power convolution, and gaussian random number generator modules are proposed. The ASIC is fabricated in 40 nm technology with a core area of 0.122 mm[Formula: see text] and test power of 84.4 [Formula: see text]W. Compared with the design based on the traditional architecture, experimental results show that the core area of the chip is reduced by 84.94% and the core power is reduced by 24.30%.
科研通智能强力驱动
Strongly Powered by AbleSci AI