薄脆饼
材料科学
压力(语言学)
稀释
硅
堆积
过程控制
过程(计算)
光电子学
复合材料
电子工程
计算机科学
工程类
化学
语言学
生物
操作系统
哲学
有机化学
生态学
作者
Bocheng Jiang,Yan Chen,Alexander W. Fang,Bingtong Liu,Yuhong Liu,Hong Liang,Xinchun Lu
出处
期刊:IEEE Transactions on Semiconductor Manufacturing
[Institute of Electrical and Electronics Engineers]
日期:2019-11-01
卷期号:32 (4): 589-595
被引量:4
标识
DOI:10.1109/tsm.2019.2937004
摘要
During Through Silicon Via (TSV) wafer backside thinning process, excessive surface stress will cause undue warpage or fracture of wafer in subsequent de-bonding step, and further impair the precision of following wafer stacking and packaging. Therefore, it is considerable to investigate the evolution mechanism of wafer stress and how to control it in backside thinning process. Aiming at the above problem, a calculation method is proposed in this paper to characterize surface stress of TSV wafer in a bonding structure, and the method has been confirmed by micro-Raman spectroscopy; Then, based on the method, the change of stress in TSV wafer during a whole backside thinning process is described, and the formation and evolution mechanism of surface stress is analyzed; At last, the stress control performance and corresponding mechanism explanation under different process parameters are demonstrated, and the optimal process condition is selected, which can release more than 80 percent of generated stress. In summary, this work can be regarded as a reference in three-dimension integrated circuit (3D IC) industry to select proper thinning conditions in order to obtain an optimized stress relief performance.
科研通智能强力驱动
Strongly Powered by AbleSci AI