相移键控
频移键控
键控
计算机科学
Verilog公司
正交调幅
最小移位键控
幅相键控
电子工程
调幅键控
量化(信号处理)
二进制数
误码率
电信
算法
计算机硬件
频道(广播)
数学
现场可编程门阵列
工程类
解调
算术
作者
Archi Sharma,Shubhankar Majumdar,Alok Naugarhiya,Bibhudendra Acharya,Saikat Majumder,Shrish Verma
出处
期刊:2017 International Conference on I-SMAC (IoT in Social, Mobile, Analytics and Cloud) (I-SMAC)
日期:2017-02-01
被引量:10
标识
DOI:10.1109/i-smac.2017.8058380
摘要
This paper presents a general architectural overview regarding elementary method of VERILOG HDL based code simulation for fundamental and widely used digital modulation techniques such as Binary Amplitude-shift keying (BASK), Binary Frequency-shift keying (BFSK), Binary Phase-shift keying (BPSK) and Quadrature Phase Shift Keying(QPSK). In this work the idea of sinusoidal signals that have been generated is plain sailing in nature and based on fundamentals of signal sampling and quantization. Such concept of sinusoidal signals generation is not unfamiliar but somehow simplified using sampling and quantization in time and amplitude domain, respectively. The whole simulation is done on Model Sim and Xilinx-ISE using VERILOG Hardware descriptive language. The work has been accomplished on Thirty two bit serial data transmission with self-adjustable carrier frequency and bit duration length.
科研通智能强力驱动
Strongly Powered by AbleSci AI