加权
动量(技术分析)
计算机科学
电子线路
网(多面体)
静态时序分析
拉格朗日乘数
数学优化
算法
并行计算
数学
工程类
嵌入式系统
电气工程
几何学
医学
放射科
经济
财务
作者
Peiyu Liao,Dawei Guo,Zizheng Guo,Siting Liu,Yibo Lin,Bei Yu
标识
DOI:10.1109/tcad.2023.3240132
摘要
Optimizing timing is critical to the design closure of integrated circuits (IC). However, most existing algorithms for circuit placement focus on the optimization of wirelength instead of timing metrics. This paper presents a timing-driven placement framework. It consists of a global placement stage based on net weighting with momentum, and a detailed placement stage based on Lagrangian multipliers. By improving the preconditioners and timing engines to facilitate net weighting and discrete local search, we have achieved superior timing improvement on benchmarks from ICCAD 2015 contest, including worst negative slack (WNS) and total negative slack (TNS).
科研通智能强力驱动
Strongly Powered by AbleSci AI