收发机
串行解串
专用集成电路
抖动
以太网
电子工程
锁相环
千兆以太网
光纤通道
计算机科学
工程类
电气工程
CMOS芯片
计算机硬件
作者
Hyun Woo Park,Mohammed Abdul-Latif,E-Hung Chen,Ahmed El‐Mallah,Qaiser Nehal,Miguel Gandara,Tsz-Bin Liu,Amr Khashaba,Joonyeong Lee,Chih-Yi Kuan,Dhinessh Hamachandran,Ruey-Bo Sun,Atharav Atharav,Yusang Chun,Mantian Zhang,Deng-Fu Weng,Chung-Hsien Tsai,Chen-Hao Chang,Chia-Sheng Peng,Sheng-Yu Hsu,Tamer Ali
标识
DOI:10.1109/isscc42615.2023.10067613
摘要
In hyper scale data centers, high-speed links beyond 100Gb/s are required by applications such as XSR (co-packaged optics and die-to-die interconnects) or LR (ethernet switches, ASICs, and retimers). This work presents a 112Gb/s LR SerDes system with a DSP-based PAM-4 transceiver for large-scale switching ASICs (25.6∽51.2Tb/s). For a compact and low-cost system configuration, each lane is recommended to drive more than 40dB channel loss [1–4] without repeaters. Maximum heat capacity of a package comprising a die with hundreds of transceiver lanes imposes a strict limit on the maximum power consumption per lane. In addition, large-scale integration leads to noisy operating conditions due to Xtalk and supply noise. Concurrent supports of multiple standard specifications (for example Ethernet and Fibre Channel) require independent lane speed as well as lane swapping. This flexible clocking requirement can be solved by utilizing a TX-PLL and an RX-PLL per lane [4]. However, electromagnetic (EM) coupling between inductors in neighboring lanes is a challenge, especially when an LC oscillator is necessary for low-jitter clocking. This work overcomes those challenges by using a low-power and long-reach DSP-based transceiver with careful modeling of aggressive ASIC impairments on sensitive circuits.
科研通智能强力驱动
Strongly Powered by AbleSci AI